菜单 高 技术 为 更好 生活

CN
选择一种语言
RU BY EN

CMOS, 0.35 μm, 1 polySi, 2 metals, 200 mm wafer

範圍 意義
Тип карточки товара Сложная
Application, features Digital IC, highly-resistant,
Epitaxy = 3 V

 

NMOS: Vtn=0.6 V, Usd >5 V

PMOS: Vtр=-0.6 V, Usd >5 V
Process Description Number of photolithographies, pcs.               15

Design rule, μm                                        0.35

Substrate:                           725KDB0,015(100)

Epitaxial layer:                                  15KDB12

2 retrograde wells

Interlayer dielectric:

SACVD SiO2 + PC TEOS, μm             1.05 μm

Gate SiO2, Å                                              70

Channel length

NMOS/PMOS, μm                                   0.35

N&P LDD- drains

Titanium silicide

Metal I                                   Ti/AlCu / Ti /TiN

PolySi pitch, μm                                       0.8

Contacts 1 (W-filled), μm                        ø 0.5

Metal 1 pitch, μm                                    0.95

Metal 2                                              Ti/AlCu

Contacts 2 (W-filled), μm                        ø 0.5

Metal 2 pitch, μm                                      1.1
小批量产品供应订单的订单,成本和履行条款由消费者与ojsc"INTEGRAL"的营销和销售服务达成一致-控股"INTEGRAL"的管理公司
销售部电话。 (+37517)2123850: (+375 17) 212 15 13, e-mail:sales@integral by
市场销售部:电话。 (+37517)2121810,tepefax: (+375 17) 212 20 31, 电子邮件: market@integral.by
订购特殊用途产品的先决条件是由企业负责人和客户代表(军事代表)签署申请,由适当的印章和签名认证!
Задать вопрос