# **HIGH-VOLTAGE LED DRIVER WITH BUILT-IN MOSFET SWITCH**

IZ9921, IZ9922, IZ9923 are high-voltage LED driver control ICs with built-in MOSFET switch and intended for LED lighting control. They allow efficient operation of LED strings from voltage sources ranging up to 400VDC. The IZ9921/22 includes an internal high-voltage switching MOSFET controlled with fixed off-time  $T<sub>OFF</sub>$  of approximately 10 $\mu$ s. The LED string is driven at constant current, thus providing constant light output and enhanced reliability. The output current is internally fixed at 20mA for IZ9921, 50mA for IZ9922 and 30mA for IZ9923. The peak current control scheme provides good regulation of the output current throughout the universal AC line voltage range of 85 to 264VAC or DC input voltage of 20 to 400V.

#### **Main features:**

- Operating temperature range -40 ... +85 °C;
- ON-resistance of the MOSFET switch 210 Ohm;
- OFF-state breakdown voltage of the MOSFET switch not less 500 V;
- ESD level 500V



#### **Table 1 – Contact pad description**

1 Contact pad 01 - 06, 08, 10, 11, 12, 14 (test pads) are used for testing process on manufacturing fab only (have not to be bonded by customer).

2 Contact pad 09, 14 (Ground) are electrically connected



**Fig 1 – Block diagram** 



### **Table 1 – Recommended operation conditions**



### **Table 2 – Absolute maximum rating**



### **Table 3 – Electric parameters**





# **Functional Description**

The IZ9921/22/23 are PWM peak current controllers for controlling a buck converter topology in continuous conduction mode (CCM). The output current is internally preset at 20mA (IZ9921), 50mA (IZ9922), or 30mA (IZ9923). When the input voltage of 20 to 400V appears at the DRAIN pin, the internal high-voltage linear regulator seeks to maintain a voltage of 7VDC at the VDD pin. Until this voltage exceeds the internally programmed under-voltage threshold, the output DRAIN is non-conductive. When the threshold is exceeded, the DRAIN turns on. The input current begins to flow into the DRAIN pin. Hysteresis is provided in the under-voltage comparator to prevent oscillation. When the input current exceeds the internal preset level, a current sense comparator resets an RS flip-flop, and the DRAIN turns off. At the same time, a one-shot circuit is activated that determines the duration of the off-state (10 µS typ.). As soon as this time is over, the flip-fl op sets again. The new switching cycle begins. A "blanking" delay of 300nS is provided that prevents false triggering of the current sense comparator due to the leading edge spike caused by circuit parasitics.

# **Typical Application Circuit**



### **Selecting L and D**

There is a certain trade-off to be considered between optimal sizing of the output inductor L and the tolerated output current ripple. The required value of L is inversely proportional to the ripple current d $I_{\Omega}$  in it.

$$
L = \frac{T_{OFF\_MIAX} * V_{\text{o}}}{dI_{\text{o}}}
$$
 (1)

 $V<sub>O</sub>$  is the forward voltage of the LED string. T<sub>OFF</sub> is the off time of the IZ9921/22/23. The output current in the LED string  $(I<sub>O</sub>)$  is calculated then as:

$$
I_o = I_{TH} - \frac{1}{2} dI_o
$$
 (2)

where  $I_{TH}$  is the current sense comparator threshold.

The ripple current introduces a peak-to-average error in the output current setting that needs to be accounted for. Due to the constant off-time control technique used in theIZ9921/22/23, the ripple current is independent of the input AC or DC line voltage variation. Therefore, the output



current will remain unaffected by the varying input voltage. Adding a filter capacitor across the LED string can reduce the output current ripple even further, thus permitting a reduced value of L. However, one must keep in mind that the peak-to-average current error is affected by the variation of  $T<sub>OFF</sub>$ . Therefore, the initial output current accuracy might be sacrificed at large ripple current in L.

Another important aspect of designing an LED driver with the IZ9921/22/23 is related to certain parasitic elements of the circuit, including distributed coil capacitance of L, junction capacitance and reverse recovery of the rectifier diode D, capacitance of the printed circuit board traces  $C_{PCR}$  and output capacitance  $C_{DRAIN}$  of the controller itself. These parasitic elements affect the efficiency of the switching converter and could potentially cause false triggering of the current sense comparator if not properly managed. Minimizing these parasitics is essential for efficient and reliable operation of the IZ9921/22/23. Coil capacitance of inductors is typically provided in the manufacturer's data books either directly or in terms of the self-resonant frequency (SRF).

$$
SRF = 1/(2\pi\sqrt{LC_L})
$$
 (3)

where L is the inductance value, and  $C_1$  is the coil capacitance.

Charging and discharging this capacitance every switching cycle causes high-current spikes in the LED string. Therefore, connecting a small capacitor  $C<sub>O</sub>$  (~10nF) is recommended to bypass these spikes. Using an ultra-fast rectifier diode for D is recommended to achieve high efficiency and reduce the risk of false triggering of the current sense comparator. Using diodes with shorter reverse recovery time  $t_{RR}$  and lower junction capacitance  $C_J$  achieves better performance. The reverse voltage rating  $V_R$  of the diode must be greater than the maximum input voltage of the LED lamp. The total parasitic capacitance present at the DRAIN pin of the IZ9921/22/23 can be calculated as:

$$
C_{P} = C_{DRAIN} + C_{PCB} + C_{L} + C_{J}
$$
 (4)

where and  $C_{DRAIN}$  is the DRAIN capacitance ( $C_{DRAIN}$  < 5pF), and  $C_{PSB}$  is the printed-circuit board capacitance.

When the switching MOSFET turns on, the capacitance  $C_P$  is discharged into the DRAIN pin of the IC. The discharge current is limited to about 150mA typically. However, it may become lower at increased junction temperature. The duration of the leading edge current spike can be estimated as:

$$
T_{SPIKE} = t_{RR} + \frac{V_{IN} * C_{P}}{I_{SAT}}
$$
\n(5)

In order to avoid false triggering of the current sense comparator.  $C_{\text{P}}$  must be minimized in accordance with the following expression:

$$
C_{P} < \frac{I_{SAT} * (T_{\text{BLANK\_MIN}} - t_{RR})}{V_{IN\_MAX}}
$$
\n<sup>(6)</sup>

where T<sub>BLANK</sub> MIN is the minimum blanking time of 200ns, and V<sub>IN MAX</sub> is the maximum instantaneous input voltage.

#### **Estimating Power Loss**

Discharging the parasitic capacitance  $C_P$  into the DRAIN pin of the IZ9921/22/23 is responsible for the bulk of the switching power loss. It can be estimated using the following equation:

$$
P_{\text{SWITCH}} = \left(\frac{V_{IN}^{2} * C_{P}}{2} + V_{IN} * I_{SAT} * t_{RR}\right) * F_{S} \qquad (7)
$$

where Fs is the switching frequency,  $I_{SAT}$  is the saturated DRAIN current of the IZ921/22/23. The switching loss is the greatest at the maximum input voltage. The switching frequency is given by the following:



$$
F_s \approx \frac{V_{\text{IN}} - V_o}{V_{\text{IN}} * T_{\text{OFF}}}
$$
\n(8)

The switching power loss associated with turn-off transitions of the DRAIN pin can be disregarded. Due to the large amount of parasitic capacitance connected to this switching node, the turn-off transition occurs essentially at zero-voltage. Conduction power loss in the IZ9921/22/23 can be calculated as:

$$
P_{\text{COND}} \approx I_o^{2} * R_{\text{ON}} * \frac{V_O}{V_{\text{IN}}} + I_{\text{DD}} * (V_{\text{IN}} - V_O) \tag{9}
$$

where  $R_{ON}$  is the ON resistance,  $I_{DD}$  is the internal linear regulator current.

$$
P_{TOTAL} = P_{SWITCH} + P_{COND} \tag{10}
$$



**Contact pad layout diagram** 



Die thichness 0,46±0,02 mm. Technological mark coordinates, um: х=898, у=424.

**Table 5 – Technological mark** 

| Type of IC | Technological mark |
|------------|--------------------|
| IZ9921     | 9921               |
| IZ9922     | 9922               |
| IZ9923     | 9923               |



# **Table 6 - Contact pad coordinates and sizes**